1.) Designing a multiprocessor piplined system involves verdous parameters that can impact it's performance. There are some parameters that can result in good personmance :>

#### a) clock Steamency:>

The clock Srequency determines how many clock excles per second the system can execute. A higher clock frequency can lead to higher performance, but it also increases power consumption.

### b) Number of pipeline stages:>

The number of pipeline stages determines the number of instructions that can be executed in parallel. A higher number of pipelines stuges can increase performance, but it also increase the system's complexity and power consumption.

#### c) Instruction set Architecture :>

It determines the number and types of instruction todan be executed. A well-designed ISA can simplify the pipeline implementation and improve performance,

## d) Coche Organization: >>

It determines the size and structure of the memory hierarchy. A larger cache can reduce the number of memony access and improve performance but it also increase the complexity.

# e) Thread level purallelism:->

The thread level parallelism determines the amount of pura 11 dism that can be achieved between multiple threads. A high Thread Level prullelism can improved performance, but it also requires more complex design.

5) load Balancing! >> It refers to the ability of the system to everyly distribute taskes processors.

8) Sault tolerance: >

It refers to the ability of system to continue Sunctioning in the event of a hardware or software failure.

n) Data dependency handling ! >

Data dependency handling determines how the system handels data dependences between Instructions. A well designed data dependency handling mechanism can reduce pipeline states and improves personmance.

overall, designing a pipelined multiprocessor system involves balancing multiple parameters to achieve good person.

The above key parameters can impact the systems personmance and complexity.

|    | 1 | 2 | 3 | 4 | 5 | 6 | 7  | 8 |
|----|---|---|---|---|---|---|----|---|
| s, | × |   |   |   |   | × |    | × |
| SL |   | × |   | × |   |   |    |   |
| 53 |   |   | × |   | X |   | ×. |   |

evalution time = 8

Forbidden latency Sor  $s_1 = \xi 5, 2, 7$  forbidden latency Sox  $s_2 = \xi 2$  forbidden latency Sor  $s_3 = \xi 2, 4$ ?

Forbidden latency =  $\xi 2, 4, 5, 7$ ?

:. For bidden latency = {2,4,5,7}

Permissible latency = {1,3,6,8+}

.. Initial collision vector (ICV) = { 1011010}

2/

Now, Sor lattercy (1) Sor lattercy (3) 0001011 0101101 (ICN) 1011010 (ICV) 1011010 1011011 1111111 for lattercy '8' For lattercy '6' 0000000 10000001 1011010 (ICA) \$011010 1011010 1011011 Now, present state > 1011011 Sor P.S permissible latency - {3,6,8+} ICV 7 1011010 1 atency 8 (labency 6) 1011010 (ratency 3) 1011010 1011010 0000 000 0001011 1000000 1011010 1011011 1011011 NOW, P.S-7 1111111 For that permissible latency 8+ which return to Icv. State dragnam. 1011010

| simple cycle | Avg late   | ney            |
|--------------|------------|----------------|
| 3            | 3          |                |
| 6            | 6          |                |
| 8            | 8          |                |
| (1,8)        | 4.5        |                |
| (3,8)        | 5.5        |                |
| (8,8)        | 7          |                |
| greedy cycle | (3) (1,8)  | <b>L</b> )     |
| MAL (maxim   | um Average | ichency) is 3. |

3) A multi-core computer architecture is a type of computer architecture with two or more process ors connected to a architecture with two or more process ors connected to a single chip for Saster simulteneous processing of several single chip for Saster simulteneous processing of several tasks, reduced power consumption, and for greater performance tasks, reduced power consumption, and for greater performance denotally, each core is capable of executing instructions independently allowing for parallele execution of multiple independently allowing. Sor parallele execution of multiple tusks of knread.

Simplified structure of multi-core computer Architecture



It enables the communication between all available cores and they decide all processing duties propriately. The processed data from each core's transmitted back to computer main board via single common geteway once all of processing operations have been finished. This method beat a single-core cpu in terms of total performance.

nulticore computer architecture achieves parallelism by dividing tasks into multiple smaller taskes that can be executed simulteneously on disserent cores.

Son example: A program may be split into multiple threads that can be executed in parallel or different cores, threads allows for faster execution of the program, as each threat can be executed independently and does not have threat can be executed independently and does not have threat for other thread to Sinish. The use of multicore do helps to avoid processor buttleneck.

An infinite loop is a programming construct where a section of code continually executes without even exiting. This can occure unintentionally in code due to logical errors, such as an incorrect statement, or as a deliberate design such as in a sorver that needs to continuously listen choice such as in a sorver that needs to continuously listen for incoming.

To handel this we can use try\_catch\_block to eatch the exception to take appropriate action.

try & while (true) &

11 some code presormed repeatedly

3 catch (Exeption C) {

// handle the exeption

In this example, the while loop is an instinite loop that continulower to execute until exception thrown. The try block contains
the code that might throw an exception, and the catchblock contains the code that handel the exception is it
is thrown.

and control will be passed to catch block catch block then takes the necessary actions.

by interrupting the loop when an exception is known retroit than allowing it to continue indefinitly. This can help to prevent system crashes and Improve overall personmance.

The overall speed up (IV) = 1

The overall speed up (IV) = 1

(1-Snaction) + Snaction enhanced

enhanced = 40% speedup

= 0.40

speed up enhanced = 20

... overall speedup (IV) = 1

0.60 + 0.02

= 1

0.62

= 1.612

... The overall speedup gothed by incorporating the enhancement is 1.612. (an)